# Product Document





# AS7265x

# Smart 18-Channel VIS to NIR Spectral\_ ID 3-Sensor Chipset with Electronic Shutter

### **General Description**

The AS7265x chipset consists of three sensor devices AS72651 with master capability, AS72652 and AS72653. The multispectral sensors can be used for spectral identification in a range from visible to NIR. Every of the three sensor devices has 6 independent on-device optical filters whose spectral response is defined in a range from 410nm to 940nm with FWHM of 20nm. The AS72651, combined with the AS72652 (spectral response from 560nm to 940nm) and the AS72653 (spectral response from 410nm to 535nm) form an AS7265x 18-channel multi-spectral sensor chip-set. Using the AS7265x chipset requires the use of firmware. It must be loaded into a serial flash via a UART interface. The list of **ams** tested serial flash memories can be found in Figure 56. The components AS72651, AS72652 and AS72653 are pre-calibrated with a specific light source. The information about the conditions of the performed calibration (for example light source, gain, integration time) can be found in the table of optical characteristics of the respective component. Any operation other than these conditions might require a new calibration in the application.

Each AS7265x device has two integrated LED drivers with programmable current and can be timed for electronic shutter applications.

The device family integrates Gaussian filters into standard CMOS silicon via nano-optic deposited interference filter technology in LGA packages that also provide built-in apertures to control the light entering the sensor array.

Ordering Information and Content Guide appear at end of datasheet.

#### **Key Benefits & Features**

The benefits and features of AS7265x, Smart 18-Channel VIS to NIR Spectral\_ID 3-Sensor Chipset with Electronic Shutter are listed below:



# Figure 1: AS7265x Chip-Set Benefits and Features

| Benefits                                      | Features                                                                                                          |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Compact 18-channel spectrometry chip-set      | 3 chip set including master device delivering 18 visible and NIR channels from 410nm to 940nm each with 20nm FWHM |
| solution                                      | UART or I <sup>2</sup> C slave digital Interface                                                                  |
|                                               | Visible filter set realized by silicon interference filters                                                       |
|                                               | 16-bit ADC with digital access                                                                                    |
| No additional signal conditioning required    | Programmable LED drivers                                                                                          |
|                                               | • 2.7V to 3.6V with I <sup>2</sup> C interface                                                                    |
| Small, robust package, with built-in aperture | • 20-pin LGA package 4.5mm x 4.7mm x 2.5mm<br>-40°C to 85°C temperature range                                     |

# **Applications**

The AS7265x applications include:

- Product/Brand authentication
- Anti-counterfeiting
- Portable spectroscopy
- Product safety/adulteration detection
- Horticultural and specialty lighting
- Material analysis

Page 2ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



# **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: AS7265x Chip-Set Block Diagram



#### Note(s):

1. Refer to the Application Diagram in Figure 60.

ams Datasheet Page 3
[v1-04] 2018-Jul-09
Document Feedback



# **Pin Assignments**

The device pin assignments are described below.

Figure 3: Pin Diagram of AS7265x (Top View)



Figure 4: AS72651 Pin Description

| Pin No. | Pin Name  | Pin Type                 | Description                                                              |
|---------|-----------|--------------------------|--------------------------------------------------------------------------|
| 1       | SLV1_RESN | Digital Input and Output | Reset pin for Slave 1 e.g. AS72652, active low                           |
| 2       | RESN      | Digital Input            | Reset pin, active low (with internal pull-up to VDD)                     |
| 3       | SCK       | Digital Output           | SPI serial clock                                                         |
| 4       | MOSI      | Digital Input and Output | SPI MOSI                                                                 |
| 5       | MISO      | Digital Input and Output | SPI MISO                                                                 |
| 6       | CSN       | Digital Output           | Chip select for external flash                                           |
| 7       | NC        |                          | Not functional, no connect                                               |
| 8       | I2C_ENB   | Digital Input            | Selects UART (low) or I <sup>2</sup> C (high) operation                  |
| 9       | SCL_M     | Digital Output           | I <sup>2</sup> C master clock for communication with AS72652 and AS72653 |
| 10      | SDA_M     | Digital Input and Output | I <sup>2</sup> C master data for communication with AS72652 and AS72653  |

Page 4ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Pin No. | Pin Name   | Pin Type                 | Description                                                              |
|---------|------------|--------------------------|--------------------------------------------------------------------------|
| 11      | RX / SCL_S | Digital Input and Output | RX (UART) or SCL_S (I <sup>2</sup> C slave) depending on I2C_ENB setting |
| 12      | TX / SDA_S | Digital Input and Output | TX (UART) or SDA_S (I <sup>2</sup> C slave) depending on I2C_ENB setting |
| 13      | INT        | Digital Output           | INT is active low                                                        |
| 14      | VDD2       | Voltage Supply           | Voltage supply                                                           |
| 15      | LED_DRV    | Analog Output            | LED driver output for driver LED, current sink                           |
| 16      | GND        | Supply                   | Ground                                                                   |
| 17      | VDD1       | Voltage Supply           | Voltage supply                                                           |
| 18      | LED_IND    | Analog Output            | LED driver output for indicator LED, current sink                        |
| 19      | NC         |                          | Not functional, no connect                                               |
| 20      | SLV2_RESN  | Digital Output           | Reset pin for slave 2 e.g. AS72653, active low                           |

#### Note(s):

Figure 5: AS72652 and AS72653 Pin Description

| Pin No. | Pin Name | Pin Type                 | Description                                                           |
|---------|----------|--------------------------|-----------------------------------------------------------------------|
| 1       | NC       |                          | Not functional, no connect                                            |
| 2       | RESN     | Digital Input            | Reset pin, active low (with internal pull-up to VDD)                  |
| 3       | NC       |                          | Not functional, no connect                                            |
| 4       | NC       |                          | Not functional, no connect                                            |
| 5       | NC       |                          | Not functional, no connect                                            |
| 6       | NC       |                          | Not functional, no connect                                            |
| 7       | NC       |                          | Not functional, no connect                                            |
| 8       | NC       |                          | Not functional, no connect                                            |
| 9       | SCL_S    | Digital Input and Output | I <sup>2</sup> C slave clock for communication with master<br>AS72651 |
| 10      | SDA_S    | Digital Input and Output | I <sup>2</sup> C slave data for communication with master<br>AS72651  |

<sup>1.</sup> Pin out is valid for firmware versions from 11 and later.



| Pin No. | Pin Name | Pin Type       | Description                                       |
|---------|----------|----------------|---------------------------------------------------|
| 11      | NC       |                | Not functional, no connect                        |
| 12      | NC       |                | Not functional, no connect                        |
| 13      | INT      | Digital Output | INT is active low                                 |
| 14      | VDD2     | Voltage Supply | Voltage supply                                    |
| 15      | LED_DRV  | Analog Output  | LED driver output for driver LED, current sink    |
| 16      | GND      | Supply         | Ground                                            |
| 17      | VDD1     | Voltage Supply | Voltage supply                                    |
| 18      | LED_IND  | Analog Output  | LED driver output for indicator LED, current sink |
| 19      | NC       |                | Not functional, no connect                        |
| 20      | NC       |                | Not functional, no connect                        |

Page 6ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



# **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings of AS7265x may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The device is not designed for high energy UV (ultraviolet) environments, including upward looking outdoor applications, which could affect long term optical performance.

Figure 6:
Absolute Maximum Ratings of AS7265x

| Symbol               | Parameter                             | Min        | Max          | Unit                                                                                                                                                                                                                     | Comments                                  |  |  |  |  |
|----------------------|---------------------------------------|------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--|
|                      | Elec                                  | ctrical Pa | rameters     |                                                                                                                                                                                                                          |                                           |  |  |  |  |
| V <sub>DD1_MAX</sub> | Supply Voltage VDD1                   | -0.3       | 5            | V                                                                                                                                                                                                                        | Pin VDD1 to GND                           |  |  |  |  |
| V <sub>DD2_MAX</sub> | Supply Voltage VDD2                   | -0.3       | 5            | V                                                                                                                                                                                                                        | Pin VDD2 to GND                           |  |  |  |  |
| V <sub>DD_IO</sub>   | Input/Output Pin Voltage              | -0.3       | VDD+0.3      | V                                                                                                                                                                                                                        | Input/Output Pin to GND                   |  |  |  |  |
| I <sub>SCR</sub>     | Input Current (latch-up immunity)     | Ⅎ          | ± 100        | mA                                                                                                                                                                                                                       | JESD78D                                   |  |  |  |  |
|                      | Electrostatic Discharge               |            |              |                                                                                                                                                                                                                          |                                           |  |  |  |  |
| ESD <sub>HBM</sub>   | Electrostatic Discharge HBM           | ±          | 1000         | V                                                                                                                                                                                                                        | JS-001-2014                               |  |  |  |  |
| ESD <sub>CDM</sub>   | Electrostatic Discharge CDM           | =          | ±500         | V                                                                                                                                                                                                                        | JESD22-C101F                              |  |  |  |  |
|                      | Temperature Ra                        | anges an   | d Storage Co | nditions                                                                                                                                                                                                                 |                                           |  |  |  |  |
| T <sub>STRG</sub>    | Storage Temperature Range             | -40        | 85           | °C                                                                                                                                                                                                                       |                                           |  |  |  |  |
| T <sub>BODY</sub>    |                                       |            | °C           | IPC/JEDEC J-STD-020. The reflow peak soldering temperature (body temperature) is specified according IPC/JEDEC J-STD-020 "Moisture/Reflow Sensitivity Classification for Non-hermetic Solid State Surface Mount Devices" |                                           |  |  |  |  |
| RH <sub>NC</sub>     | Relative Humidity<br>(non-condensing) | 5          | 85           | %                                                                                                                                                                                                                        |                                           |  |  |  |  |
| MSL                  | Moisture Sensitivity Level            | 3          |              |                                                                                                                                                                                                                          | Represents a 168 hour max. floor lifetime |  |  |  |  |

ams Datasheet Page 7
[v1-04] 2018-Jul-09
Document Feedback



#### **Electrical Characteristics**

All limits are guaranteed with VDD = VDD1 = VDD2 = 3.3V,  $T_{AMB} = 25^{\circ}\text{C}$ . The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

VDD1 and VDD2 should be sourced from the same power supply output.

Figure 7: Electrical Characteristics of AS7265x

| Symbol                       | Parameter                                                 | Conditions                 | Min  | Тур | Max  | Unit |  |  |
|------------------------------|-----------------------------------------------------------|----------------------------|------|-----|------|------|--|--|
| General Operating Conditions |                                                           |                            |      |     |      |      |  |  |
| VDD1<br>/VDD2                | Voltage Operating<br>Supply                               | UART Interface             | 2.97 | 3.3 | 3.6  | V    |  |  |
| VDD1<br>/VDD2                | Voltage Operating<br>Supply                               | I <sup>2</sup> C Interface | 2.7  | 3.3 | 3.6  | V    |  |  |
| T <sub>AMB</sub>             | Operating Temperature                                     |                            | -40  | 25  | 85   | °C   |  |  |
| I <sub>VDD</sub>             | Operating Current                                         |                            |      |     | 5    | mA   |  |  |
|                              |                                                           | Internal RC Oscillator     |      |     |      |      |  |  |
| F <sub>OSC</sub>             | Internal RC Oscillator<br>Frequency                       |                            | 15.7 | 16  | 16.3 | MHz  |  |  |
| t <sub>JITTER</sub> (1)      | Internal Clock Jitter                                     | @25°C                      |      |     | 1.2  | ns   |  |  |
|                              |                                                           | Temperature Sensor         | 1    | l   | l    |      |  |  |
| D <sub>TEMP</sub>            | Absolute Accuracy of the Internal Temperature Measurement |                            | -8.5 |     | 8.5  | °C   |  |  |
|                              |                                                           | Indicator LED              | 1    | •   | •    | ı    |  |  |
| I <sub>IND</sub>             | LED Current                                               |                            | 1    |     | 8    | mA   |  |  |
| I <sub>ACC</sub>             | Accuracy of Current                                       |                            | -30  |     | 30   | %    |  |  |
| V <sub>LED</sub>             | Voltage Range of<br>Connected LED                         | Vds of current sink        | 0.3  |     | VDD  | V    |  |  |
|                              | LED_DRV                                                   |                            |      |     |      |      |  |  |
| I <sub>LED1</sub>            | LED Current                                               |                            | 12.5 |     | 100  | mA   |  |  |
| I <sub>ACC</sub>             | Accuracy of Current                                       |                            | -10  |     | 10   | %    |  |  |
| V <sub>LED</sub>             | Voltage Range of<br>Connected LED                         | Vds of current sink        | 0.3  |     | VDD  | V    |  |  |

Page 8ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Symbol                            | Parameter Conditions Min   |               | Тур         | Max | Unit        |    |  |  |  |  |
|-----------------------------------|----------------------------|---------------|-------------|-----|-------------|----|--|--|--|--|
|                                   | Digital Inputs and Outputs |               |             |     |             |    |  |  |  |  |
| I <sub>IH</sub> , I <sub>IL</sub> | Logic Input Current        | Vin=0V or VDD | -1          |     | 1           | μΑ |  |  |  |  |
| V <sub>IH</sub>                   | CMOS Logic High Input      |               | 0.7*<br>VDD |     | VDD         | V  |  |  |  |  |
| V <sub>IL</sub>                   | CMOS Logic Low Input       |               | 0           |     | 0.3*<br>VDD | V  |  |  |  |  |
| V <sub>OH</sub>                   | CMOS Logic High Output     | I=1mA         |             |     | VDD-<br>0.4 | V  |  |  |  |  |
| V <sub>OL</sub>                   | CMOS Logic Low Output      | I=1mA         |             |     | 0.4         | V  |  |  |  |  |
| t <sub>RISE</sub> <sup>(1)</sup>  | Current Rise Time          | C(Pad)=30pF   |             |     | 5           | ns |  |  |  |  |
| t <sub>FALL</sub> <sup>(1)</sup>  | Current Fall Time          | C(Pad)=30pF   |             |     | 5           | ns |  |  |  |  |

#### Note(s):

1. Guaranteed by design, not tested in production.



# **Timing Characteristics**

Figure 8: AS7265x I<sup>2</sup>C Slave Timing Characteristics

| Symbol                     | Parameter                              | Conditions                                         | Min | Тур | Max | Unit |  |  |  |
|----------------------------|----------------------------------------|----------------------------------------------------|-----|-----|-----|------|--|--|--|
| I <sup>2</sup> C Interface |                                        |                                                    |     |     |     |      |  |  |  |
| f <sub>SCLK</sub>          | SCL Clock Frequency                    |                                                    | 0   |     | 400 | kHz  |  |  |  |
| t <sub>BUF</sub>           | Bus Free Time Between a STOP and START |                                                    | 1.3 |     |     | μs   |  |  |  |
| t <sub>HS:STA</sub>        | Hold Time (Repeated) START             |                                                    | 0.6 |     |     | μs   |  |  |  |
| t <sub>LOW</sub>           | LOW Period of SCL Clock                |                                                    | 1.3 |     |     | μs   |  |  |  |
| t <sub>HIGH</sub>          | HIGH Period of SCL Clock               |                                                    | 0.6 |     |     | μs   |  |  |  |
| t <sub>SU:STA</sub>        | Setup Time for a Repeated START        |                                                    | 0.6 |     |     | μs   |  |  |  |
| t <sub>HS:DAT</sub>        | Data Hold Time                         |                                                    | 0   |     | 0.9 | μs   |  |  |  |
| t <sub>SU:DAT</sub>        | Data Setup Time                        |                                                    | 100 |     |     | ns   |  |  |  |
| t <sub>R</sub>             | Rise Time of Both SDA and SCL          |                                                    | 20  |     | 300 | ns   |  |  |  |
| t <sub>F</sub>             | Fall Time of Both SDA and SCL          |                                                    | 20  |     | 300 | ns   |  |  |  |
| t <sub>SU:STO</sub>        | Setup Time for STOP Condition          |                                                    | 0.6 |     |     | μs   |  |  |  |
| C <sub>B</sub>             | Capacitive Load for Each Bus Line      | CB - total<br>capacitance of one<br>bus line in pF |     |     | 400 | pF   |  |  |  |
| C <sub>I/O</sub>           | I/O Capacitance (SDA, SCL)             |                                                    |     |     | 10  | рF   |  |  |  |

Page 10  $ams\, Datasheet$ **Document Feedback** [v1-04] 2018-Jul-09



Figure 9: I<sup>2</sup>C Slave Timing Diagram



Figure 10: AS72651 SPI Timing Characteristics

| Symbol                | Parameter           | Conditions                                                        | Min | Тур | Max | Unit |  |  |  |
|-----------------------|---------------------|-------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
|                       | SPI Interface       |                                                                   |     |     |     |      |  |  |  |
| f <sub>SCK</sub>      | Clock Frequency     |                                                                   | 0   |     | 16  | MHz  |  |  |  |
| t <sub>SCK_H</sub>    | Clock High Time     |                                                                   | 40  |     |     | ns   |  |  |  |
| t <sub>SCK_L</sub>    | Clock Low Time      |                                                                   | 40  |     |     | ns   |  |  |  |
| t <sub>SCK_RISE</sub> | SCK Rise Time       |                                                                   | 5   |     |     | ns   |  |  |  |
| t <sub>SCK_FALL</sub> | SCK Fall Time       |                                                                   | 5   |     |     | ns   |  |  |  |
| t <sub>CSN_S</sub>    | CSN Setup Time      | Time between CSN high-low transition to first SCK high transition | 50  |     |     | ns   |  |  |  |
| t <sub>CSN_H</sub>    | CSN Hold Time       | Time between last SCK falling edge and CSN low-high transition    | 100 |     |     | ns   |  |  |  |
| t <sub>CSN_DIS</sub>  | CSN Disable Time    |                                                                   | 100 |     |     | ns   |  |  |  |
| t <sub>DO_S</sub>     | Data-Out Setup Time |                                                                   | 5   |     |     | ns   |  |  |  |
| t <sub>DO_H</sub>     | Data-Out Hold Time  |                                                                   | 5   |     |     | ns   |  |  |  |
| t <sub>DI_V</sub>     | Data-In Valid       |                                                                   | 10  |     |     | ns   |  |  |  |

**ams Datasheet** [v1-04] 2018-Jul-09



Figure 11: SPI Master Write Timing Diagram



Figure 12: SPI Master Read Timing Diagram



Page 12ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



### Typical Operating Characteristics

#### **Optical Characteristics**

All optical characteristics are optimized for diffused light. When using a point light source or collimated light on the sensor, the sensor opening must be covered by a lambertian diffuser with achromatic characteristics. Diffusor of Tsujiden like D121UP have been successfully tested at **ams**. If in the application diffused light, e.g. used by a reflective surface, no additional diffuser is required.

Figure 13: AS7265x LGA Average Field of View



Figure 14: AS7265x 18-Channel Spectral Responsivity



ams Datasheet Page 13
[v1-04] 2018-Jul-09 Document Feedback



Figure 15: AS72651 Spectral Responsivity



Figure 16:
Optical Characteristics of AS72651 (Pass Band) (1)

| Symbol | Parameter              | Test Conditions                 | Channel<br>(nm) | Min | Тур                   | Max | Unit                             |
|--------|------------------------|---------------------------------|-----------------|-----|-----------------------|-----|----------------------------------|
| R      | Channel R              | Incandescent <sup>(2),(4)</sup> | 610             |     | 35 <sup>(3),(4)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| S      | Channel S              | Incandescent <sup>(2),(4)</sup> | 680             |     | 35 <sup>(3),(4)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| Т      | Channel T              | Incandescent <sup>(2),(4)</sup> | 730             |     | 35 <sup>(3),(4)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| U      | Channel U              | Incandescent <sup>(2),(4)</sup> | 760             |     | 35 <sup>(3),(4)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| V      | Channel V              | Incandescent <sup>(2),(4)</sup> | 810             |     | 35 <sup>(3),(4)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| W      | Channel W              | Incandescent <sup>(2),(4)</sup> | 860             |     | 35 <sup>(3),(4)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| FWHM   | Full Width Half<br>Max |                                 |                 |     | 20                    |     | nm                               |
| Wacc   | Wavelength<br>Accuracy |                                 |                 | +10 |                       | -10 | nm                               |

Page 14ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Symbol | Parameter              | Test Conditions                                               | Channel<br>(nm) | Min | Тур   | Max | Unit   |
|--------|------------------------|---------------------------------------------------------------|-----------------|-----|-------|-----|--------|
| dark   | Dark Channel<br>Counts | GAIN=64,<br>T <sub>AMB</sub> =25°C<br>t <sub>int</sub> =165ms |                 |     |       | 5   | counts |
| AFOV   | Average Field of View  |                                                               |                 |     | ±20.5 |     | deg    |

#### Note(s):

- 1. Calibration and measurements are made using diffused light.
- 2. Each channel is tested with GAIN = 16x, Integration Time (INT\_T) = 166ms and VDD = VDD1 = VDD2 = 3.3V,  $T_{AMB}$ =25°C.
- 3. The accuracy of the channel counts/ $\mu$ W/cm<sup>2</sup> is  $\pm 12\%$ .
- 4. The light source is an incandescent light with an irradiance of  $\sim\!1500\mu\text{W}/\text{cm}^2$  (300-1000nm).

Figure 17: AS72652 Spectral Responsivity



ams Datasheet Page 15
[v1-04] 2018-Jul-09 Document Feedback



Figure 18:
Optical Characteristics of AS72652 (Pass Band) (1)

| Symbol | Parameter                 | Conditions                                    | Channel<br>(nm) | Min | Тур               | Max | Unit                             |
|--------|---------------------------|-----------------------------------------------|-----------------|-----|-------------------|-----|----------------------------------|
| G      | Channel G                 | 3300K White LED <sup>(2)</sup>                | 560             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| Н      | Channel H                 | 3300K White LED <sup>(2)</sup>                | 585             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| I      | Channel I                 | 3300K White LED <sup>(2)</sup>                | 645             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| J      | Channel J                 | 3300K White LED <sup>(2)</sup>                | 705             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| К      | Channel K                 | Incandescent <sup>(2)</sup>                   | 900             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| L      | Channel L                 | 940nm LED <sup>(2)</sup>                      | 940             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| FWHM   | Full Width<br>Half Max    |                                               |                 |     | 20                |     | nm                               |
| Wacc   | Wavelength<br>Accuracy    |                                               |                 | -10 |                   | +10 | nm                               |
| dark   | Dark<br>Channel<br>Counts | GAIN=64, $T_{AMB}$ =25°C<br>$t_{int}$ = 165ms |                 |     |                   | 5   | counts                           |
| AFOV   | Average<br>Field of View  |                                               |                 |     | ±20.5             |     | deg                              |

#### Note(s):

- 1. Calibration and measurements are made using diffused light.
- 2. Each channel is tested with GAIN = 16x, Integration Time (INT\_T) = 166ms and VDD = VDD1 = VDD2 = 3.3V,  $T_{AMB}$ =25°C.
- 3. The accuracy of the channel counts/ $\mu$ W/cm<sup>2</sup> is  $\pm 12\%$ .

Page 16ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



Figure 19: AS72653 Spectral Responsivity



ams Datasheet Page 17
[v1-04] 2018-Jul-09 Document Feedback



Figure 20: Optical Characteristics of AS72653 (Pass Band)<sup>(1)</sup>

| Symbol | Parameter                | Conditions                                                  | Channel<br>(nm) | Min | Тур               | Max | Unit                             |
|--------|--------------------------|-------------------------------------------------------------|-----------------|-----|-------------------|-----|----------------------------------|
| А      | Channel A                |                                                             | 410             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| В      | Channel B                |                                                             | 435             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| С      | Channel C                | LED: <sup>(2)</sup><br>395nm<br>415nm                       | 460             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| D      | Channel D                | 428nm<br>5600K white                                        | 485             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| E      | Channel E                |                                                             | 510             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| F      | Channel F                |                                                             | 535             |     | 35 <sup>(3)</sup> |     | counts/<br>(μW/cm <sup>2</sup> ) |
| FWHM   | Full Width<br>Half Max   |                                                             |                 |     | 20                |     | nm                               |
| Wacc   | Wavelength<br>Accuracy   |                                                             |                 | -10 |                   | +10 | nm                               |
| dark   | Dark Channel<br>Counts   | GAIN=64, T <sub>AMB</sub> =25°C<br>t <sub>int</sub> = 165ms |                 |     |                   | 5   | counts                           |
| AFOV   | Average Field<br>of View |                                                             |                 |     | ±20.5             |     | deg                              |

#### Note(s):

- 1. Calibration and measurements are made using diffused light.
- 2. Each channel is tested with GAIN = 16x, Integration Time (INT\_T) = 166ms and VDD = VDD1 = VDD2 = 3.3V,  $T_{AMB}$ =25°C.
- 3. The accuracy of the channel counts/ $\mu$ W/cm $^2$  is  $\pm 12\%$ .

Page 18ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



### **Detailed Description**

#### AS7265x 18-Channel Spectral\_ID Detector Overview

Each of the three AS7265x Spectral\_ID devices are next-generation digital 6-channel spectral sensor devices. Each of the 6 channels has a Gaussian filter characteristic with a full width half maximum (FWHM) bandwidth of 20nm. The filters use an interference topology design providing high stability in terms of drift in time and temperature. The drifts are so small that it is undetectable in the measurement. The temperature drift of the device is largely determined by the drift of the sensor and the electronics. To compensate for the temperature drift in the application, every device of the AS7265x chipset includes an integrated temperature sensor.

Filter accuracy will be affected by the angle of incidence which itself is limited by integrated aperture and internal micro-lens structure. The aperture-limited average field of view is  $\pm 20.5^{\circ}$  to deliver specified accuracy. All optical characteristics are optimized for using diffused light.

Each device contains an analog-to-digital converter (16-bit resolution ADC) which integrates the current from each channel's photodiode. Upon completion of the conversion cycle, the integrated result is transferred to the corresponding data registers. The transfers are double-buffered to ensure data integrity is maintained.

The external MCU interface control via I<sup>2</sup>C registers or AT commands, transparently controls the AS72652 and/or AS72653.

A serial flash is a required operating companion for this device and enables factory calibration/normalization of the filters. Supported device types are noted in

Ordering & Contact Information at the end of this document. Required operating code can be downloaded at download.ams.com.

# Channel Data Conversion of the AS7265x Devices

All three of these 6 channel devices use conversion implemented via two photodiode banks in each device. Refer to Figure 21 and Figure 22. Bank 1 consists of register data from 4 of the 6 photodiodes, with 2 registers zeroed and Bank 2 consists of data from a different set of 4 of the 6 photodiodes, with 2 different registers zeroed. Spectral conversion requires the integration time (IT in ms) set to complete. If both photodiode banks are required to complete the conversion, the 2<sup>nd</sup> bank requires an additional IT ms. Minimum IT for a single bank conversion is 2.8 ms. If data is required from all 6 photodiodes then the device must perform 2 full conversions (2 x Integration Time).

ams Datasheet Page 19
[v1-04] 2018-Jul-09 Document Feedback



This spectral data conversion process operates continuously, new data is available after each IT ms period.

The conversion process is controlled with BANK Mode settings in the AS72651 as follows:

#### **BANK Mode 0 Registers:**

AS72651 data will be in S, T, U & V registers (R & W will be zero) AS72652 data will be in G, H, K & I registers (J & L will be zero) AS72653 data will be in A, B, E & C registers (D & F will be zero)

#### **BANK Mode 1 Registers:**

AS72651 data will be in R, T, U & W registers (S & V will be zero) AS72652 data will be in G, H, J & L registers (I & K will be zero) AS72653 data will be in F, A, B & D registers (C & E will be zero)

#### **BANK Mode 2 Registers:**

AS72651 data will be in S, T, U, V, R & W registers AS72652 data will be in G, H, K, I, J & L registers AS72653 data will be in A, B, C, D, E & F registers

For BANK Mode 2, care should be taken to assure prompt interrupt servicing so integration values from both banks are all derived from the same spectral conversion cycle.

Figure 21: AS7265x Photo Diode Arrays



Page 20
Document Feedback [v1-04] 2018-Jul-09



Figure 22: **Bank Mode and Data Conversion** 



#### **RC Oscillator**

The timing generation circuit consists of on-chip 16MHz, temperature compensated oscillators, which provide the individual master clocks of the AS7625x devices

#### **Temperature Sensor**

The AS7265x internal temperature sensors are constantly measuring on-chip temperature to enable temperature compensation procedures, and can be read via I<sup>2</sup>C registers or AT commands in the AS72651.

ams Datasheet Page 21 **Document Feedback** 



#### Reset

Pulling down the RESN pin for longer than 100ms resets the AS72651 which proceed to reset the AS72562 and the same RESN signal shown below can be used directly to reset the AS72653.

Figure 23: Reset Circuit



#### AS7265x LED\_IND Controls

There are LED\_IND pins on all AS7265x devices. An LED connected to LED\_IND can be used as a general power indicator and will automatically be used to indicate a Flash firmware update is occurring.

The LED\_IND can then be setup as needed. Each AS7265x LED\_IND source can be turned on/off via AT commands or I<sup>2</sup>C register control, and LED\_IND sink current is programmable to 1mA, 2mA, 4mA or 8mA. This LED\_IND control can also be used in applications just like the LED\_DRV control (described below), if the lower current sink of the LED\_IND control is appropriate.

# Electronic Shutter with AS7265x LED\_DRV Driver Control

There are LED\_DRV pins on all AS7265x devices. The LED\_DRV pin can be used to control external LED sources as needed for sensor applications. LED\_DRV can sink a programmable current of 12.5mA, 25mA, 50mA or 100mA. The control can be turned on/off via I<sup>2</sup>C registers or AT commands, and as such it provides the AS7265x device with an electronic shutter.

#### **Interrupt Operation**

Interrupt operation is only needed for AS72651 as it transparently controls data collection from the AS72652 (if used) or AS72653 (if used).

Page 22

Document Feedback

[v1-04] 2018-Jul-09



If BANK is set in the AS72651 to Mode 0 or Mode 1, data is ready after the 1<sup>st</sup> integration time. If BANK is set to Mode 2, data is ready after two integration times.

For interrupt operation using I<sup>2</sup>C registers, if interrupts are enabled and data is ready, the INT pin is set low and DATA\_RDY is set to 1. Reading the raw or calibration data releases (returns high) the interrupt. For multi-byte sensor data (2 or 4 bytes), after the 1st byte is read the remaining bytes are shadow protected in case an integration cycle completes just after the 1st byte is read. The sensors continue to gather information at the rate of the integration time, hence if the sensor registers are not read when the interrupt line goes low, it will stay low and the next cycle's sensor data will be available in the registers at the end of the next integration cycle.

For interrupt operation using AT Commands, if interrupts are enabled and data is ready the INT pin is set low and is released (returns high) after any sensor data is read.

#### **Required Flash Memory**

Serial flash is a required operating companion for this device, and enables the I<sup>2</sup>C and UART interfaces, as well as enabling calibrated data results. Supported device types are noted in Ordering & Contact Information at the end of this document. Required operating code can be downloaded at download.ams.com.

#### I<sup>2</sup>C Slave Interface

If selected by the I2C\_ENB pin setting, interface and control can be accomplished through an I<sup>2</sup>C compatible slave interface to a set of registers that provide access to device control functions and output data. These registers on the AS72651 are, in reality, implemented as *virtual* registers in software. The actual I<sup>2</sup>C slave hardware registers number only three and are described in the table below. The steps necessary to access the virtual registers defined in the following are explained in pseudocode for external I<sup>2</sup>C master writes and reads below.

#### I<sup>2</sup>C Feature List

- Fast mode (400kHz).
- 7+1-bit addressing mode.
- Write format: Byte.
- Read format: Byte.
- SDA input delay and SCL spike filtering by integrated RC-components.

ams Datasheet Page 23
[v1-04] 2018-Jul-09 Document Feedback



Figure 24: I<sup>2</sup>C Slave Device Address and Physical Registers

| Entity               | Description                                                     | Note                                                                                                                                                                                                                                                  |  |  |
|----------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Device Slave Address | 8-bit slave address                                             | Byte = 1001001x (device address = 49 hex)  • x= 1 for Master Read (byte = 93 hex)  • x= 0 for Master Write (byte = 92 hex)                                                                                                                            |  |  |
| STATUS Register      | I <sup>2</sup> C slave interface STATUS<br>register. Read-only. | Register Address = 0x00 Bit 1: TX_VALID  • 0 - New data may be written to WRITE register  • 1 -WRITE register occupied. Do NOT write. Bit 0: RX_VALID  • 0 -No data is ready to be read in READ register.  • 1 -Data byte available in READ register. |  |  |
| WRITE Register       | I <sup>2</sup> C slave interface WRITE register. Write-only.    | Register Address = 0x01  • 8-Bits of data written by the I <sup>2</sup> C Master intended for receipt by the I <sup>2</sup> C slave. Used for both <i>virtual</i> register addresses and write data.                                                  |  |  |
| READ Register        | I <sup>2</sup> C slave interface<br>READ register. Read-only.   | Register Address = 0x02  • 8-Bits of data to be read by the I <sup>2</sup> C Master.                                                                                                                                                                  |  |  |

### I<sup>2</sup>C Virtual Register Write Access

I<sup>2</sup>C Virtual Resister Byte Write, detailed below, shows the pseudocode necessary to write virtual registers on the AS72651. Note that, because the actual registers of interest are realized as virtual registers, a means of indicating whether there is a pending read or write operation of a given virtual register is needed. To convey this information, the most significant bit of the virtual register address is used as a marker. If it is 1, then a write is pending, otherwise the slave is expecting a virtual read operation. The pseudocode illustrates the proper technique for polling of the I<sup>2</sup>C slave status register to ensure the slave is ready for each transaction.

Page 24

Document Feedback [v1-04] 2018-Jul-09



#### I<sup>2</sup>C Virtual Register Byte Write

#### Pseudocode

Poll I<sup>2</sup>C slave STATUS register;

If TX\_VALID bit is 0, a write can be performed on the interface;

Send a virtual register address and set the MSB of the register address to 1 to indicate the pending write;

Poll I<sup>2</sup>C slave STATUS register;

If TX\_VALID bit is 0, the virtual register address for the write has been received and the data may now be written; Write the data.

#### Sample Code:

```
#define I2C_AS72XX_SLAVE_STATUS_REG
                                           0x00
#define I2C_AS72XX_SLAVE_WRITE_REG
                                           0x01
#define I2C_AS72XX_SLAVE_READ_REG
                                           0x02
#define I2C_AS72XX_SLAVE_TX_VALID
                                           0x02
#define I2C_AS72XX_SLAVE_RX_VALID
                                           0x01
void i2cm_AS72xx_write(uint8_t virtualReg, uint8_t d)
        volatile uint8_tstatus;
        while (1)
                 // Read slave I<sup>2</sup>C status to see if the write buffer is ready.
                 status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG);
                 if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0)
                          // No inbound TX pending at slave. Okay to write now.
                          break;
        // Send the virtual register address (enabling bit 7 to indicate a write).
        i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, (virtualReg | 0x80));
        while (1)
                 // Read the slave I<sup>2</sup>C status to see if the write buffer is ready.
                 status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG);
                 if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0)
                          // No inbound TX pending at slave. Okay to write data now.
                          break;
        // Send the data to complete the operation.
        i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, d);
```

I<sup>2</sup>C Virtual Register Read access



I<sup>2</sup>C Virtual Register Byte Read, detailed below, shows the pseudocode necessary to read virtual registers on the AS72651. Note that in this case, reading a virtual register, the register address is not modified.

#### I<sup>2</sup>C Virtual Register Byte Read

#### Pseudocode

```
Poll I<sup>2</sup>C slave STATUS register;
If TX_VALID bit is 0, the virtual register address for the read may be written;
Send a virtual register address;
Poll I<sup>2</sup>C slave STATUS register;
If RX_VALID bit is 1, the read data is ready;
Read the data.
                                                  Sample Code
uint8_t i2cm_AS72xx_read(uint8_t virtualReg)
         volatile uint8_t status, d;
         while (1)
         {
                  // Read slave I<sup>2</sup>C status to see if the read buffer is ready.
                  status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG);
                  if ((status & I2C_AS72XX_SLAVE_TX_VALID) == 0)
                            // No inbound TX pending at slave. Okay to write now.
         }
         // Send the virtual register address (disabling bit 7 to indicate a read).
         i2cm_write(I2C_AS72XX_SLAVE_WRITE_REG, virtualReg);
         while (1)
                  // Read the slave I<sup>2</sup>C status to see if our read data is available.
                  status = i2cm_read(I2C_AS72XX_SLAVE_STATUS_REG);
                  if ((status & I2C_AS72XX_SLAVE_RX_VALID)!= 0)
                            // Read data is ready.
                            break;
         // Read the data to complete the operation.
         d = i2cm_read(I2C_AS72XX_SLAVE_READ_REG);
         return d:s
```

The details of the i2cm\_read() and i2cm\_write() functions in previous figures are dependent upon the nature and implementation of the external I<sup>2</sup>C master device.

Page 26
Document Feedback
[v1-04] 2018-Jul-09



#### 4-Byte Floating-Point (FP) Registers

Several 4 byte registers (hex) are used by the AS72651. Here is an example of how these registers are used to represent floating point data (based on the IEEE 754 standard).

Figure 25: **Example of the IEEE 754 Standard** 



The floating point (FP) value assumed by 32 bit binary32 data with a biased exponent e (the 8 bit unsigned integer) and a 23 **bit fraction** is (for the above example):

(EQ1) FPvalue = 
$$(-1)^{\text{sign}} \cdot \left(1 + \sum_{i=1}^{23} b_{23-i} \cdot 2^{-i}\right) \cdot 2^{(e-127)}$$

FPvalue = 
$$(-1)^0 \cdot \left(1 + \sum_{i=1}^{23} b_{23-i} \cdot 2^{-i}\right) \cdot 2^{(124-127)}$$

FPvalue = 
$$1 \cdot (1 + 2^{-2}) \cdot 2^{-3} = 0.15625$$

ams Datasheet Page 27 **Document Feedback** 



# I<sup>2</sup>C Virtual Register Set

The figure below provides a summary of the AS72651 I<sup>2</sup>C register set for the AS72651 which serves as the master interface of the 3 device AS7265x set. Figures after that provide additional register details. All register data is hex, and all multi-byte entities are Big Endian (most significant byte is situated at the lowest register address).

Multiple byte registers (2 byte integer, or, 4 byte floating point) must be read in the order of ascending register addresses (low to high) and if capable of being written to, must also be written in the order ascending register addresses.

Figure 26: AS72651 I<sup>2</sup>C Master Device Virtual Register Set Overview

| Addr | Name                 | <d7></d7>    | <d6></d6>    | <d5></d5>   | <d4></d4> | <d3></d3>              | <d2></d2> | <d1></d1>   | <d0></d0>              |  |  |  |  |
|------|----------------------|--------------|--------------|-------------|-----------|------------------------|-----------|-------------|------------------------|--|--|--|--|
| 0x00 |                      |              | HW Version H |             |           |                        |           |             |                        |  |  |  |  |
| 0x01 | HW Version           |              |              |             | HW Ve     | rsion L                |           |             |                        |  |  |  |  |
| 0x02 | F\A/\/               |              |              |             | FW Ve     | rsion H                |           |             |                        |  |  |  |  |
| 0x03 | - FW Version         |              |              |             | FW Ve     | rsion L                |           |             |                        |  |  |  |  |
| 0x04 | Configuration        | SRST         | I            | NT          | GAIN      | BANK                   | DATA      | _RDY        | FRST                   |  |  |  |  |
| 0x05 | Integration Time     |              |              |             | Integrat  | ion Time               | •         |             |                        |  |  |  |  |
| 0x06 | Temperature          |              |              |             | Tempe     | erature                |           |             |                        |  |  |  |  |
| 0x07 | LED<br>Configuration | READ_<br>ERR |              | LED_<br>DRV |           | ENA-<br>BLELED<br>_DRV | LED       | _INT        | ENABL<br>E LED_<br>INT |  |  |  |  |
| 0x08 | RAW value R, G, A    |              |              |             | RAW v     | alue H                 | l         |             |                        |  |  |  |  |
| 0x09 | RAW value R, G, A    |              |              |             | RAW v     | alue L                 |           |             |                        |  |  |  |  |
| 0x0A | RAW value S, H, B    |              |              |             | RAW v     | alue H                 |           |             |                        |  |  |  |  |
| 0x0B | RAW value S, H, B    |              |              |             | RAW v     | /alue L                |           |             |                        |  |  |  |  |
| 0x0C | RAW value T, I, C    |              |              |             | RAW v     | alue H                 |           |             |                        |  |  |  |  |
| 0x0D | RAW value T, I, C    |              |              |             | RAW \     | alue L                 |           |             |                        |  |  |  |  |
| 0x0E | RAW value U, J, D    |              |              |             | RAW v     | alue H                 |           |             |                        |  |  |  |  |
| 0x0F | RAW value U, J, D    |              |              |             | RAW v     | alue L                 |           |             |                        |  |  |  |  |
| 0x10 | RAW value V, K, E    |              |              |             | RAW v     | alue H                 |           |             |                        |  |  |  |  |
| 0x11 | RAW value V, K, E    |              |              |             | RAW v     | /alue L                |           |             |                        |  |  |  |  |
| 0x12 | RAW value W, L, F    | RAW value H  |              |             |           |                        |           |             |                        |  |  |  |  |
| 0x13 | RAW value W, L, F    |              |              |             | RAW v     | /alue L                |           | RAW value L |                        |  |  |  |  |

Page 28ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Addr | Name                                | <d7> <d6> <d5> <d4> <d3> <d2> <d1> <d0></d0></d1></d2></d3></d4></d5></d6></d7> |
|------|-------------------------------------|---------------------------------------------------------------------------------|
| 0x14 | Calibrated value<br>channel R, G, A | CAL CHANO_0                                                                     |
| 0x15 | Calibrated value<br>channel R, G, A | CAL CHANO_1                                                                     |
| 0x16 | Calibrated value<br>channel R, G, A | CAL CHANO_2                                                                     |
| 0x17 | Calibrated value<br>channel R, G, A | CAL CHANO_3                                                                     |
| 0x18 | Calibrated value<br>channel S, H, B | CAL CHANO_0                                                                     |
| 0x19 | Calibrated value<br>channel S, H, B | CAL CHANO_1                                                                     |
| 0x1A | Calibrated value<br>channel S, H, B | CAL CHANO_2                                                                     |
| 0x1B | Calibrated value<br>channel S, H, B | CAL CHANO_3                                                                     |
| 0x1C | Calibrated value<br>channel T, I, C | CAL CHANO_0                                                                     |
| 0x1D | Calibrated value<br>channel T, I, C | CAL CHANO_1                                                                     |
| 0x1E | Calibrated value<br>channel T, I, C | CAL CHANO_2                                                                     |
| 0x1F | Calibrated value<br>channel T, I, C | CAL CHANO_3                                                                     |
| 0x20 | Calibrated value<br>channel U, J, D | CAL CHANO_0                                                                     |
| 0x21 | Calibrated value<br>channel U, J, D | CAL CHANO_1                                                                     |
| 0x22 | Calibrated value<br>channel U, J, D | CAL CHANO_2                                                                     |
| 0x23 | Calibrated value<br>channel U, J, D | CAL CHANO_3                                                                     |
| 0x24 | Calibrated value<br>channel V, K, E | CAL CHANO_0                                                                     |
| 0x25 | Calibrated value<br>channel V, K, E | CAL CHANO_1                                                                     |
| 0x26 | Calibrated value<br>channel V, K, E | CAL CHANO_2                                                                     |



| Addr | Name                                | <d7></d7>   | <d6></d6> | <d5></d5>                 | <d4></d4>      | <d3></d3>  | <d2></d2> | <d1></d1> | <d0></d0>  |
|------|-------------------------------------|-------------|-----------|---------------------------|----------------|------------|-----------|-----------|------------|
| 0x27 | Calibrated value<br>channel V, K, E |             |           |                           | CAL CH         | HANO_3     |           |           |            |
| 0x28 | Calibrated value<br>channel W, L, F |             |           |                           | CAL CH         | HANO_0     |           |           |            |
| 0x29 | Calibrated value<br>channel W, L, F |             |           |                           | CAL CH         | HANO_1     |           |           |            |
| 0x2A | Calibrated value<br>channel W, L, F |             |           |                           | CAL CH         | HAN0_2     |           |           |            |
| 0x2B | Calibrated value<br>channel W, L, F |             |           |                           | CAL CH         | HANO_3     |           |           |            |
| 0x48 | FW control                          | START       | STOP      | BYTES_<br>TRANSF<br>ERRED | LOCK           | SWITC<br>H | BANK1     | ERROR     | CHKSU<br>M |
| 0x49 | FW byte count                       |             |           |                           | FW_BYTE_       | _COUNT_H   |           |           |            |
| 0x4A | FW byte count                       |             |           |                           | FW_BYTE        | _COUNT_L   |           |           |            |
| 0x4B | FW payload                          |             |           |                           | HW ve          | rsion H    |           |           |            |
| 0x4F | DEV SEL                             |             |           | Second<br>Slave           | First<br>Slave |            |           | SELEC     | T DATA     |
| 0x50 | COEF DATA                           |             |           |                           | COEF_          | DATA_0     | •         |           |            |
| 0x51 | COEF DATA                           |             |           |                           | COEF_          | DATA_1     |           |           |            |
| 0x52 | COEF DATA                           | COEF_DATA_2 |           |                           |                |            |           |           |            |
| 0x53 | COEF DATA                           | COEF_DATA_3 |           |                           |                |            |           |           |            |
| 0x54 | COEF READ                           |             | COEF_READ |                           |                |            |           |           |            |
| 0x55 | COEF WRITE                          |             |           |                           | COEF_          | _WRITE     |           |           |            |

Page 30ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



# **Detailed Register Descriptions**

Figure 27: HW Version Registers

| Addr: | Addr: 0x00,0x01 |         | HW Version |                 |  |  |  |
|-------|-----------------|---------|------------|-----------------|--|--|--|
| Bit   | Bit Name        | Default | Access     | Bit Description |  |  |  |
| 15:8  | HW version H    | 0x40    | R          | Device type     |  |  |  |
| 7:0   | HW version L    | 0x41    | R          | HW version      |  |  |  |

Figure 28: FW Version Registers

| Addr: | Addr: 0x02,0x03 |         | FW Version |                                                                                  |  |  |
|-------|-----------------|---------|------------|----------------------------------------------------------------------------------|--|--|
| Bit   | Bit Name        | Default | Access     | Bit Description                                                                  |  |  |
| 15:8  | FW version H    | 0       | R/W        | Set register 0x02, 0x03 to 0x01 to 0x03 to get each firmware positions high byte |  |  |
| 7:0   | FW version L    | 0       | R/W        | 0x01: MAJOR version [158] 0x02: PATCH version [158] 0x03: BUILD version [158]    |  |  |

Figure 29: Configuration Register

| Addr: 0x04 |          |         | Configuration |                                                                                                                                                 |  |  |  |  |
|------------|----------|---------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit        | Bit Name | Default | Access        | Bit Description                                                                                                                                 |  |  |  |  |
| 7:0        | SRST     | 0       | W             | [W] software reset [R] gain error                                                                                                               |  |  |  |  |
| 6          | INT      | 0       | R/W           | Enable interrupt pin                                                                                                                            |  |  |  |  |
| 5:4        | GAIN     | 01      | R/W           | Gain configuration: b00=1x; b01=3.7x; b10=16x; b11=64x                                                                                          |  |  |  |  |
| 3:2        | BANK     | 10      | R/W           | Measurement mode:<br>b00=Mode 0: 4 channels<br>b01=Mode 1: 4 channels<br>b10=Mode 2: All 6 channels<br>b11=Mode 3: One-Shot operation of mode 2 |  |  |  |  |
| 1          | DATA_RDY | 0       | R             | Data ready to read                                                                                                                              |  |  |  |  |
| 0          | FRST     | 0       | W             | Factory reset                                                                                                                                   |  |  |  |  |

ams Datasheet Page 31
[v1-04] 2018-Jul-09 Document Feedback



The maximum sensitivity value depends on the integration time. For every 2.78ms of integration time, the maximum sensitivity value increases by 1024 counts. This means that to be able to reach the full sensitivity scale, the sensitivity has to be at least 64\*2.78ms.

Figure 30: Integration Time Register

| Δ   | Addr: 0x05           |         | Integration Time |                       |                                                 |                         |        |        |      |  |  |
|-----|----------------------|---------|------------------|-----------------------|-------------------------------------------------|-------------------------|--------|--------|------|--|--|
| Bit | Bit Name             | Default | Access           |                       | Bit Des                                         | scription               |        |        |      |  |  |
|     |                      |         |                  | _                     | n time = <value<br>; value: 1-255;Re</value<br> |                         |        |        |      |  |  |
|     |                      |         | Value            | Integration<br>Cycles | Integration<br>Time                             | Maximum<br>ADC<br>Value |        |        |      |  |  |
|     |                      | 20      | R/W              | R/W                   |                                                 | 0x00                    | 1      | 2.78ms | 1023 |  |  |
| 7:0 | INTEGRATION_<br>TIME |         |                  |                       | 0x01                                            | 2                       | 5.56ms | 2047   |      |  |  |
|     | THVIE                |         |                  |                       |                                                 |                         |        |        |      |  |  |
|     |                      |         |                  | 0x11                  | 18                                              | 50ms                    | 18431  |        |      |  |  |
|     |                      |         |                  | 0x40                  | 65                                              | 181ms                   | 65535  |        |      |  |  |
|     |                      |         |                  |                       |                                                 |                         |        |        |      |  |  |
|     |                      |         |                  | 0xFF                  | 256                                             | 711ms                   | 65535  |        |      |  |  |

Figure 31: Temperature Register

| Addr: 0x06 |             |         |        | Temperature                                                                                                                                          |
|------------|-------------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit        | Bit Name    | Default | Access | Bit Description                                                                                                                                      |
| 7:0        | Temperature | -       | R      | Temperature of the device in °C<br>Read value from every device in dependency of<br>register DEV_SEL<br>From -127 to 127<br>Return -128: Means error |

Page 32ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



Figure 32: LED Configuration Register

| Addr: 0x07 |                    |         | LED Configuration |                                                                                                     |  |  |  |
|------------|--------------------|---------|-------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Bit        | Bit Name           | Default | Access            | Bit Description                                                                                     |  |  |  |
| 7          | READ_ERR           | 0       | R                 | Error while reading status                                                                          |  |  |  |
| 5:4        | LED_DRV            | 00      | R/W               | LED_DRV current limit: b00=12.5mA; b01=25mA; b10=50mA; b11=100mA Device depends on register DEV_SEL |  |  |  |
| 3          | ENABLE LED_<br>DRV | 0       | R/W               | Enable LED DRV Device depends on register DEV_SEL                                                   |  |  |  |
| 2:1        | LED_INT            | 01      | R/W               | Current limit: b00=1mA; b01=2mA; b10=4mA;<br>b11=8mA<br>Device depends on register DEV_SEL          |  |  |  |
| 0          | ENABLE LED_<br>INT | 0       | R/W               | Enable LED IND Device depends on register DEV_SEL                                                   |  |  |  |

Figure 33: RAW Value Channel R,G,A Register

| Addr: 0x08,0x09 |             | RAW Value Channel R,G,A |        |                                                 |  |
|-----------------|-------------|-------------------------|--------|-------------------------------------------------|--|
| Bit             | Bit Name    | Default                 | Access | Bit Description                                 |  |
| 15:8            | RAW value H | -                       | R      | Channel R or J or D depends on register DEV_SEL |  |
| 7:0             | Raw value L | -                       | R      | chainer (or ) or b depends of register bev_see  |  |

Figure 34: RAW Value Channel S,H,B Register

| Addr: 0x0A,0x0B |             | RAW Value Channel S,H,B |        |                                                 |  |
|-----------------|-------------|-------------------------|--------|-------------------------------------------------|--|
| Bit             | Bit Name    | Default                 | Access | Bit Description                                 |  |
| 15:8            | RAW value H | -                       | R      | Channel S or I or C depends on register DEV_SEL |  |
| 7:0             | Raw value L | -                       | R      | Chaimers of For Cacpenas of Tegister DEV_SEE    |  |

ams Datasheet Page 33
[v1-04] 2018-Jul-09 Document Feedback



Figure 35: RAW Value Channel T,I,C Register

| Addr: 0x0C/0x0D |             | RAW Value Channel T,I,C |        |                                              |  |
|-----------------|-------------|-------------------------|--------|----------------------------------------------|--|
| Bit             | Bit Name    | Default                 | Access | Bit Description                              |  |
| 15:8            | RAW value H | -                       | R      | Channel T or G or A depends on register DEV_ |  |
| 7:0             | Raw value L | -                       | R      | SEL                                          |  |

Figure 36: RAW Value Channel U,J,D Register

| Addr: 0x0E,0x0F |             | RAW Value Channel U,J,D |        |                                              |  |
|-----------------|-------------|-------------------------|--------|----------------------------------------------|--|
| Bit             | Bit Name    | Default                 | Access | Bit Description                              |  |
| 15:8            | RAW value H | -                       | R      | Channel U or H or B depends on register DEV_ |  |
| 7:0             | Raw value L | -                       | R      | SEL                                          |  |

Figure 37: RAW Value Channel V,K,E Register

| Addr: 0x10,0x011 |             | RAW Value Channel V,K,E |        |                                                 |  |
|------------------|-------------|-------------------------|--------|-------------------------------------------------|--|
| Bit              | Bit Name    | Default                 | Access | Bit Description                                 |  |
| 15:8             | RAW value H | -                       | R      | Channel V or K or E depends on register DEV_SEL |  |
| 7:0              | Raw value L | -                       | R      | charmer v or Nor 2 depends on register DEV_SEE  |  |

Figure 38: RAW Value Channel W,L,F Register

| Addr: 0x12,0x013 |             | RAW Value Channel W,L,F |        |                                              |  |
|------------------|-------------|-------------------------|--------|----------------------------------------------|--|
| Bit              | Bit Name    | Default                 | Access | Bit Description                              |  |
| 15:8             | RAW value H | -                       | R      | Channel W or L or F depends on register DEV_ |  |
| 7:0              | Raw value L | -                       | R      | SEL                                          |  |

Page 34ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



Figure 39: Calibrated Value Channel R,G,A Register

| Addr:<br>0x17,0x016,0x15,0x014 |             | Calibrated Value Channel R,G,A |        |                                              |  |
|--------------------------------|-------------|--------------------------------|--------|----------------------------------------------|--|
| Bit                            | Bit Name    | Default                        | Access | Bit Description                              |  |
| 31:24                          | CAL CHANO_3 | FF                             | R      |                                              |  |
| 23:16                          | CAL CHAN0_2 | FF                             | R      | Channel R or J or D depends on register DEV_ |  |
| 15:8                           | CAL CHAN0_1 | FF                             | R      | SEL                                          |  |
| 7:0                            | CAL CHAN0_0 | FF                             | R      |                                              |  |

Figure 40: Calibrated Value Channel S, H, B Register

| Addr:<br>0x1B,0x01A,0x19,0x018 |             | Calibrated Value Channel S,H,B |        |                                              |  |
|--------------------------------|-------------|--------------------------------|--------|----------------------------------------------|--|
| Bit                            | Bit Name    | Default                        | Access | Bit Description                              |  |
| 31:24                          | CAL CHAN1_3 | FF                             | R      |                                              |  |
| 23:16                          | CAL CHAN1_2 | FF                             | R      | Channel S or I or C depends on register DEV_ |  |
| 15:8                           | CAL CHAN1_1 | FF                             | R      | SEL                                          |  |
| 7:0                            | CAL CHAN1_0 | FF                             | R      |                                              |  |

Figure 41: Calibrated Value Channel T, I, C Register

| Addr:<br>0x1F,0x01E,0x1D,0x01C |             | Calibrated Value Channel T,I,C |        |                                              |  |
|--------------------------------|-------------|--------------------------------|--------|----------------------------------------------|--|
| Bit                            | Bit Name    | Default                        | Access | Bit Description                              |  |
| 31:24                          | CAL CHAN2_3 | FF                             | R      |                                              |  |
| 23:16                          | CAL CHAN2_2 | FF                             | R      | Channel T or G or A depends on register DEV_ |  |
| 15:8                           | CAL CHAN2_1 | FF                             | R      | SEL                                          |  |
| 7:0                            | CAL CHAN2_0 | FF                             | R      |                                              |  |

ams Datasheet Page 35
[v1-04] 2018-Jul-09 Document Feedback



Figure 42: Calibrated Value Channel U, J, D Register

|       | ddr:<br>22,0x21,0x20 | Calibrated Value Channel U,J,D |   |                                              |  |
|-------|----------------------|--------------------------------|---|----------------------------------------------|--|
| Bit   | Bit Name             | Default Access                 |   | Bit Description                              |  |
| 31:24 | CAL CHAN3_3          | FF                             | R |                                              |  |
| 23:16 | CAL CHAN3_2          | FF                             | R | Channel U or H or B depends on register DEV_ |  |
| 15:8  | CAL CHAN3_1          | FF                             | R | SEL                                          |  |
| 7:0   | CAL CHAN3_0          | FF                             | R |                                              |  |

Figure 43: Calibrated Value Channel V, K, E Register

| Addr:<br>0x27,0x026,0x25,0x24 |             | Calibrated Value Channel V,K,E |        |                                              |  |
|-------------------------------|-------------|--------------------------------|--------|----------------------------------------------|--|
| Bit                           | Bit Name    | Default                        | Access | Bit Description                              |  |
| 31:24                         | CAL CHAN4_3 | FF                             | R      |                                              |  |
| 23:16                         | CAL CHAN4_2 | FF                             | R      | Channel V or K or E depends on register DEV_ |  |
| 15:8                          | CAL CHAN4_1 | FF                             | R      | SEL                                          |  |
| 7:0                           | CAL CHAN4_0 | FF                             | R      |                                              |  |

Figure 44: Calibrated Value Channel W, L, F Register

| Addr:<br>0x2B,0x02A,0x29,0x28 |             | Calibrated Value Channel W,L,F |        |                                              |  |
|-------------------------------|-------------|--------------------------------|--------|----------------------------------------------|--|
| Bit                           | Bit Name    | Default                        | Access | Bit Description                              |  |
| 31:24                         | CAL CHAN5_3 | FF                             | R      |                                              |  |
| 23:16                         | CAL CHAN5_2 | FF                             | R      | Channel W or L or F depends on register DEV_ |  |
| 15:8                          | CAL CHAN5_1 | FF                             | R      | SEL                                          |  |
| 7:0                           | CAL CHAN5_0 | FF                             | R      |                                              |  |

Page 36ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



Figure 45: FW Control Register

| Add | Addr: 0x48            |         | FW Control |                                             |  |  |
|-----|-----------------------|---------|------------|---------------------------------------------|--|--|
| Bit | Bit Name              | Default | Access     | Bit Description                             |  |  |
| 7   | START                 |         | R/W        | Set bit once to configure the device update |  |  |
| 6   | STOP                  |         | W          | Reset firmware update state machine         |  |  |
| 5   | BYTES_<br>TRANSFERRED |         | R          | All 56kbytes are transferred                |  |  |
| 4   | LOCK                  |         | R/W        | Lock this firmware for the next start       |  |  |
| 3   | SWITCH                |         | W          | Switch between both firmware                |  |  |
| 2   | BANK1                 |         | R          | Set if bank 1 is active, else bank 2        |  |  |
| 1   | ERROR                 |         | R          | Error occurred while firmware update        |  |  |
| 0   | CHKSUM                |         | R          | Checksum of other bank is valid             |  |  |

Figure 46: FW Byte Count Register

| Addr: 0x49,0x4A |                     | FW Byte Count |        |                                   |
|-----------------|---------------------|---------------|--------|-----------------------------------|
| Bit             | Bit Name            | Default       | Access | Bit Description                   |
| 15:8            | FW_BYTE_<br>COUNT_H | 0             | R      | Byte counter of transferred image |
| 7:0             | FW_BYTE_<br>COUNT_L |               | R      | byte counter of dansierred image  |

Figure 47: FW Payload Register

| Add | Addr:0x4B    |         |        | FW Payload                |
|-----|--------------|---------|--------|---------------------------|
| Bit | Bit Name     | Default | Access | Bit Description           |
| 7:0 | HW version H | 0       | R/W    | Transfer of firmware byte |

ams Datasheet Page 37
[v1-04] 2018-Jul-09 Document Feedback



Figure 48: DEV SEL Register

| Addr: 0x4F |                 | DEV SEL |        |                                                                                       |  |
|------------|-----------------|---------|--------|---------------------------------------------------------------------------------------|--|
| Bit        | Bit Name        | Default | Access | Bit Description                                                                       |  |
| 5          | SECOND<br>SLAVE | 0       | R      | Second slave Available                                                                |  |
| 5          | FIRST SLAVE     | 0       | R      | First slave available                                                                 |  |
| 1:0        | SELECT DATA     | 00      | R/W    | 0x00: Select master data 0x01: Select first slave data 0x02: Select second slave data |  |

Figure 49: COEF DATA Register

|       | Addr:<br>0x53,0x52,0x51,0x50 |         |        | COEF DATA                                    |
|-------|------------------------------|---------|--------|----------------------------------------------|
| Bit   | Bit Name                     | Default | Access | Bit Description                              |
| 31:24 | COEF_DATA_<br>3              |         | R/W    |                                              |
| 23:16 | COEF_DATA_<br>2              |         | R/W    | Data heap to read and write calibration data |
| 15:8  | COEF_DATA_<br>1              |         | R/W    | Data heap to read and write calibration data |
| 7:0   | COEF_DATA_<br>0              |         | R/W    |                                              |

Figure 50: COEF READ Register

| Add | Addr:0x54 |         | COEF READ |                                                                              |  |  |
|-----|-----------|---------|-----------|------------------------------------------------------------------------------|--|--|
| Bit | Bit Name  | Default | Access    | Bit Description                                                              |  |  |
| 7:0 | COEF_READ |         | R/W       | Set sub addresses to read different calibration data from COEF_DATA register |  |  |

Page 38ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



Figure 51: **COEF WRITE Register** 

| Addr:0x55 |            |         | COEF WRITE |                                                                                                    |  |
|-----------|------------|---------|------------|----------------------------------------------------------------------------------------------------|--|
| Bit       | Bit Name   | Default | Access     | Bit Description                                                                                    |  |
| 7:0       | COEF_WRITE |         | R/W        | Set sub addresses to write different calibration data from COEF_DATA register to persistent memory |  |

# AS72651 I<sup>2</sup>C Firmware (FW) Update Procedure

- In the FW Update Control register set the Start\_XFR bit to
- Write 56k of data to the FW Download register starting with the first byte in the ams file, then proceed the end of the ams 56k file with consecutive writes.
- If desired read the FW Byte Count registers to see which byte is expected to be written next into the FW Download register.
- When the download file is completely written, confirm the action by using the FW Update Control register bit XFR\_ 56k (should =1 if 56k has been downloaded).
- In the FW Update Control register, set the Toggle bit to 1 which will reboot the AS72651 with the new FW after checking the new FW for correct CRC. If the CRC is incorrect the toggle bit will not change and the new FW will not be

Figure 52: **Firmware Byte Count High Byte** 

| Addr: 0x60/0xE0 |           | Control_Setup |        |                                               |  |
|-----------------|-----------|---------------|--------|-----------------------------------------------|--|
| Bit             | Bit Name  | Default       | Access | Bit Description                               |  |
| 7               | Start_XFR | 0             | R/W    | Set to 1 to start firmware update             |  |
| 6               | Kill_XFR  | 0             | R/W    | Set to 1 to stop firmware update.             |  |
| 5               | XFR_56K   | 0             | R      | Set to 1 when 56k bytes have been downloaded. |  |
| 4               | Reserved  |               |        | Reserved, do not use.                         |  |
| 3               | Toggle    | 0             | R/W    | Set to 1 to toggle firmware image partition.  |  |
| 2:0             | Reserved  |               |        | Reserved, do not use.                         |  |

ams Datasheet Page 39 **Document Feedback** 



Figure 53:

Firmware Byte Count, High Byte Register

| Addr: 0x61/0xE1 |           |         | Firmware Byte Count, High Byte |                                                           |  |
|-----------------|-----------|---------|--------------------------------|-----------------------------------------------------------|--|
| Bit             | Bit Name  | Default | Access                         | Bit Description                                           |  |
| 7:0             | FWBC_HIGH |         | R                              | Firmware byte address to be downloaded next, High<br>Byte |  |

## Figure 54:

Firmware Byte Count, Low Byte Register

| Addr: 0x62/0xE2 Firm |          |         | Fir    | mware Byte Count, Low Byte                               |
|----------------------|----------|---------|--------|----------------------------------------------------------|
| Bit                  | Bit Name | Default | Access | Bit Description                                          |
| 7:0                  | FWBC_LOW |         | R      | Firmware byte address to be downloaded next, Low<br>Byte |

### Figure 55:

**Firmware Download Register** 

| Addr | : 0x63/0xE3 |         | Firmware Download |                                |  |
|------|-------------|---------|-------------------|--------------------------------|--|
| Bit  | Bit Name    | Default | Access            | Bit Description                |  |
| 7:0  | FWLOAD      |         | R/W               | Firmware byte to be downloaded |  |

Page 40ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



#### **UART Command Interface**

If selected by the I2C\_ENB pin setting, the UART module implements the TX and RX signals as defined in the RS-232 / V.24 standard communication protocol. Serial flash EPROM is a required operating companion device to enable the UART command interface.

Figure 56: Flash Memory Overview

| Serial Flash      | Manufacturer         |
|-------------------|----------------------|
| AT25SF041xx       | Adesto Technologies  |
| AT25DF041xx       | Adesto Technologies  |
| MX25L4006ExxI-12G | Macronix             |
| SST25PF040C       | Microchip Technology |
| W25X40CLSNIG      | Winbond Electronics  |
| LE25U40CMD        | ON Semiconductor     |

#### Note(s):

1. Where xx= alternative packages.

#### **UART Feature List**

- Full duplex operation (independent serial receive and transmit registers).
- Factory set to 115.2k Baud
- Supports serial frames with 8 Data Bits, no Parity and 1 Stop Bit.

## Operation

#### **Transmission**

If data is available in the transmit FIFO, it will be moved into the output shift register and the data will be transmitted at the configured Baud Rate, starting with a Start Bit (logic zero) and followed by a Stop Bit (logic one).

## Reception

At any time, with the receiver being idle, if a falling edge of a start bit is detected on the input, a byte will be received and stored in the receive FIFO. The following Stop Bit will be checked to be logic one.

ams Datasheet Page 41 [v1-04] 2018-Jul-09 Document Feedback



Figure 57: UART Protocol



#### **AT Command Interface**

The microprocessor interface to control the AS72651 Spectral\_ID sensor(s) is via AT Commands across the UART interface. The AS72651 provides a text-based serial command interface borrowed from the "AT Command" model used in early Hayes modems.

For example:

Read DATA value: ATDATA  $\rightarrow$  <data>OK

Set the gain of the sensor to 1x: ATGAIN= $0 \rightarrow$  OK

The AT Command Interface, shown below provides access to the *Spectral\_ID* engine's control and configuration functions.

Figure 58: AT Command Interface Block Diagram



Page 42

Document Feedback [v1-04] 2018-Jul-09



In the AT Commands figure below, numeric values may be specified with no leading prefix, in which case they will be interpreted as decimals, or with a leading "0x" to indicate that they are hexadecimal numbers. The commands are loosely grouped into functional areas. Texts appearing between angle brackets ('<'and '>') are commands or response arguments. A carriage return character, a linefeed character, or both may terminate commands and responses. Note that any command that encounters an error will generate the "ERROR" response shown, for example, in the NOP command at the top of the first table, but has been omitted elsewhere in the interest of readability and clarity.

**Note(s):** The Figure 59 shows the complete list of all AS7265x AT commands.

Figure 59: AS7265x AT Commands

| Commands | Direction | Description                                                                                                       | Format | Value Range                                                   | Default |  |  |
|----------|-----------|-------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------|---------|--|--|
|          | Status    |                                                                                                                   |        |                                                               |         |  |  |
| AT       | R         | NOP                                                                                                               | -      | -                                                             | -       |  |  |
| ATVERSW  | R         | Return the current software version number                                                                        | DEC    | <major.patch.<br>BUILD&gt;</major.patch.<br>                  | -       |  |  |
| ATVERHW  | R         | Returns the system hardware as a HEX value of the form PRDTx where P=PartID and R=ChipRevision and DT= DeviceType | HEX    | <0xPRDT><br>PR = 40<br>DT = 15                                | 0x4041  |  |  |
| ATTEMP   | R         | Read the current<br>device temperature<br>in degrees Celsius                                                      | DEC    | Send three tempera-<br>ture values (Format:<br>A, B, C)       | -       |  |  |
| ATDATA   | R         | Read all six raw vales<br>per device(<65535)                                                                      | DEC    | < R, S, T, U, V, W, G, H,<br>I, J, K, L, A, B, C, D, E,<br>F> | -       |  |  |
| ATCDATA  | R         | Read all six calibrated values per device. Returns commaseparated 32-bit floating point values.                   | DEC    | < R, S, T, U, V, W, G, H,<br>I, J, K, L, A, B, C, D, E,<br>F> | -       |  |  |

ams Datasheet Page 43
[v1-04] 2018-Jul-09 Document Feedback



| Commands  | Direction | Description                                                                                                                                                                                                                                                                                                   | Format | Value Range                                                                                                                                     | Default |
|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|           |           | Control                                                                                                                                                                                                                                                                                                       |        |                                                                                                                                                 |         |
| ATINTTIME | R/W       | Set sensor integration time. Integration time = <value> * ~2.8ms.</value>                                                                                                                                                                                                                                     | DEC    | 1-255                                                                                                                                           | 20      |
| ATGAIN    | R/W       | Set sensor gain: 0=1x<br>gain, 1=3.7x, 2=16x,<br>3=64x                                                                                                                                                                                                                                                        | DEC    | 0-3                                                                                                                                             | 1       |
| ATINTRP   | R/W       | Enable/Disable<br>interrupt pin                                                                                                                                                                                                                                                                               | DEC    | 0 - Disable<br>1 - Enable Interrupt<br>pin functionality                                                                                        | 0       |
| ATTCSMD   | R/W       | Set measurement mode  Integration period) 1: Captures bank1 (1 integration period) 2: Captures bank0+ bank1(2 integration period) 3: Captures bank0+ bank1 in one shot                                                                                                                                        |        | 1: Captures bank1 (1 integration period) 2: Captures bank0+ bank1(2 integration period) 3:Captures bank0+ bank1 in one shot mode (2 integration | 2       |
| ATINTRVL  | R/W       | Set the sampling interval as an integer multiple of the integration time. The <value> is an integer between [1255]. A sampling interval=1 implies a sampling rate of 1x the current integration time. A sampling interval=255 implies a slow sampling rate of 255 times the current integration time.</value> | DEC    | 1255                                                                                                                                            | 1       |

Page 44ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Commands | Direction | Description                                                                                                                                                                    | Format | Value Range                                                                                                                                                                                                                 | Default |
|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| ATBURST  | R/W       | Sends a number of calibrated data without separate requests second parameter for the burst mode is optionally format: Send: ATBURST=10,0 or ATBURST=10 Read: ATBURST ≥ 10,0 OK | DEC    | BURST NUMBER:  0 - Burst mode is deactivated  1-254 - Number of burst transfers  255 - Send unlimited bursts (stops with ATBURST=0)  BURST MODE: 0 - Raw values (default, like ATDATA) 1 - Calibrated values (like ATCDATA) | 0       |
| ATLED0   | R/W       | Enables or disables<br>the indication LED                                                                                                                                      | DEC    | 0 - LED off<br>1 - LED on                                                                                                                                                                                                   | 1       |
| ATLED1   | R/W       | Enables or disables<br>the driver LED                                                                                                                                          | DEC    | 0 - LED off<br>1 - LED on                                                                                                                                                                                                   | 0       |
| ATLED2   | R/W       | Enables or disables<br>the indication LED for<br>first I <sup>2</sup> C slave                                                                                                  | DEC    | 0 - LED off<br>1 - LED on                                                                                                                                                                                                   | 1       |
| ATLED3   | R/W       | Enables or disables<br>the driver LED for first<br>I <sup>2</sup> C slave                                                                                                      | DEC    | 0 - LED off<br>1 - LED on                                                                                                                                                                                                   | 0       |
| ATLED4   | R/W       | Enables or disables<br>the indication LED for<br>second I <sup>2</sup> C slave                                                                                                 | DEC    | 0 - LED off<br>1 - LED on                                                                                                                                                                                                   | 1       |
| ATLED5   | R/W       | Enables or disables<br>the driver LED for<br>second I <sup>2</sup> C slave                                                                                                     | DEC    | 0 - LED off<br>1 - LED on                                                                                                                                                                                                   | 0       |
| ATLEDC   | R/W       | Sets LED_IND and<br>LED_DRV current<br>(for master only)                                                                                                                       | HEX    | [10] LED_IND:<br>b00=1mA;<br>b01=2mA;<br>b10=4mA; b11=8mA<br>[54] LED_DRV:<br>b00=12.5mA;<br>b01=25mA;<br>b10=50mA;<br>b11=100mA                                                                                            | 0x00    |



| Commands | Direction                                                                                                        | Description                                                                                                                                                           | Format | Value Range                                                                                                                      | Default        |
|----------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------|----------------|
| ATLEDD   | R/W                                                                                                              | Sets LED_IND and LED_DRV current for first I <sup>2</sup> C slave                                                                                                     | HEX    | [10] LED_IND:<br>b00=1mA;<br>b01=2mA;<br>b10=4mA; b11=8mA<br>[54] LED_DRV:<br>b00=12.5mA;<br>b01=25mA;<br>b10=50mA;<br>b11=100mA | 0x00           |
| ATLEDE   | R/W                                                                                                              | Sets LED_IND and LED_DRV current for second I <sup>2</sup> C slave                                                                                                    | HEX    | [10] LED_IND:<br>b00=1mA;<br>b01=2mA;<br>b10=4mA; b11=8mA<br>[54] LED_DRV:<br>b00=12.5mA;<br>b01=25mA;<br>b10=50mA;<br>b11=100mA | 0x00           |
| ATFRST   | Factory Reset. Stored values are reset to  ATFRST W 'Factory' defaults.  Afterwards a software reset is started. |                                                                                                                                                                       | -      | -                                                                                                                                | -              |
| ATSRST   | ATSRST W Software reset                                                                                          |                                                                                                                                                                       | -      | -                                                                                                                                | -              |
|          |                                                                                                                  | Calibration Value                                                                                                                                                     | es     |                                                                                                                                  |                |
| ATSCLx   | ATSCLx R/W th                                                                                                    |                                                                                                                                                                       | DEC    |                                                                                                                                  | p2ram<br>value |
|          |                                                                                                                  | Firmware Updat                                                                                                                                                        | te     |                                                                                                                                  |                |
| ATFWU    | W                                                                                                                | Starts firmware<br>update process and<br>transfer the bin file<br>checksum                                                                                            | -      | -                                                                                                                                | -              |
| ATFW     | W                                                                                                                | Download new firmware. Up to 7 bytes of FW image at a time (14 hex bytes with no leading or trailing 0x). Repeat command till all 56kBytes of firmware are downloaded | -      | HEX STRING<br>(without 0x), max. 7<br>bytes                                                                                      | -              |

Page 46ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Commands | Direction | Description                                                                                                                                                                                                                                                                                                                 | Format | Value Range                                                                                                                                                                                                      | Default |
|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| ATFWS    | W         | Tests the checksum on the non-active FW partition and, if correct, switches active partition. This is a toggle and used to toggle between the 2 FW partitions. Note: The first 5 bytes in page 0 are not touched. It is only a temporary switch and must be used to check the new firmware whether the communication works! | -      | -                                                                                                                                                                                                                | -       |
| ATFWL    | W         | This command locks<br>the current firmware<br>to starts on power<br>cycles. It rewrites the<br>first five bytes in<br>page0!                                                                                                                                                                                                | -      | -                                                                                                                                                                                                                | -       |
| ATFWC    | R         | This command gives information about the current firmware state                                                                                                                                                                                                                                                             | -      | Bit0 - Checksum of non-active firmware OK Bit1 - Error occurred Bit2 - Bank 1 active Bit3 - Not used Bit4 - Current firmware is locked Bit5 - 56kBytes transferred Bit6 - Not used Bit7 - Firmware update active | -       |
| ATFWA    | W         | Only for backward compatibility to support old firmware, update mechanism. Always returns with OK. Because of flash devices, it is not possible to increment the address separately (page erase necessary!)                                                                                                                 | -      | -                                                                                                                                                                                                                | -       |

ams Datasheet Page 47
[v1-04] 2018-Jul-09 Document Feedback



# **Application Information**

Figure 60: Typical AS7265x 18-Channel Application Circuit



#### Note(s):

- 1. For each AS7265x device, orientation of the device aperture to any light source(s) will determine spectral content to be measured. For example with the proper orientation, sensors on the AS72651 can be used to measure light from the LEDs on the AS72652 and/or AS76253
- 2. The AS72651 is required while the AS72652 and AS72653 are both optional for a total solution of 6, 12 or 18 channels.

Page 48

Document Feedback

[v1-04] 2018-Jul-09



# **Package Drawings & Markings**

Figure 61: **Package Drawing** 



#### Note(s):

- 1. All dimensions are in millimeters.
- 2. XXXXX = tracecode.
- 3. Unless otherwise specified tolerances are: Angular (±.5°), Two Place Decimal (±.1), Three Place Decimal (±.05).
- 4. Contact finish is Au.
- 5. This package contains no lead (Pb).
- 6. This drawing is subject to change without notice.

ams Datasheet Page 49 **Document Feedback** 



# **PCB Pad Layout**

Suggested PCB pad layout guidelines for the LGA device are shown. Flash Gold is recommended as a surface finish for the landing pads.

Figure 62:
Recommended PCB Pad Layout (Top View)



#### Note(s):

- 1. Unless otherwise specified, all dimensions are in millimeters.
- 2. Add 0.05mm all around the nominal lead width and length for the PCB pad land pattern.
- 3. This drawing is subject to change without notice.

Page 50ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



In order to prevent interference, avoid trace routing feedthroughs with exposure directly under the AS7265x devices. An example routing is illustrated in the Figure 63.

Figure 63: Typical Layout Routing





## **Mechanical Data**

Figure 64: Tape & Reel Information



#### Note(s):

- 1. All dimensions in millimeters unless of otherwise stated.
- 2. Measured from centreline of sprocket hole to centreline of pocket.
- 3. Cumulative tolerance of 10 sprocket holes is  $\pm 0.20$ .
- 4. Measured from centreline of sprocket hole to centreline of pocket.
- 5. Other material available.

Page 52ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



# Soldering & Storage Information

# **Soldering Information**

The module has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 65: Solder Reflow Profile

| Parameter                                            | Reference         | Device         |
|------------------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating           |                   | 2.5°C/s        |
| Soak time                                            | t <sub>SOAK</sub> | 2 to 3 minutes |
| Time above 217°C(T <sub>1</sub> )                    | t <sub>1</sub>    | Max 60s        |
| Time above 230°C(T <sub>2</sub> )                    | t <sub>2</sub>    | Max 50s        |
| Time above T <sub>peak</sub> - 10°C(T <sub>3</sub> ) | t <sub>3</sub>    | Max 10s        |
| Peak temperature in reflow                           | T <sub>peak</sub> | 260°C          |
| Temperature gradient in cooling                      |                   | Max -5°C/s     |

Figure 66: Solder Reflow Profile Graph



ams Datasheet Page 53
[v1-04] 2018-Jul-09 Document Feedback



#### **Manufacturing Process Considerations**

The AS72651,AS72652 and AS72653 packages are compatible with standard reflow no-clean and cleaning processes including aqueous, solvent or ultrasonic techniques. However, as an open-aperture device, precautions must be taken to avoid particulate or solvent contamination as a result of any manufacturing processes, including pick and place, reflow, cleaning, integration assembly and/or testing. Temporary covering of the aperture is allowed. To avoid degradation of accuracy or performance in the end product, care should be taken that any temporary covering and associated sealants/debris are thoroughly removed prior to any optical testing or final packaging.

#### **Storage Information**

#### **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping.

Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### Shelf Life

The calculated shelf life of the device in an unopened moisture barrier bag is 12 months from the date code on the bag when stored under the following conditions:

• Shelf Life: 12 months

• Ambient Temperature: <40°C

• Relative Humidity: <90%

Rebaking of the devices will be required if the devices exceed the 12 month shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

Page 54

Document Feedback [v1-04] 2018-Jul-09



### Floor Life

The module has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

Floor Life: 168 hours

Ambient Temperature: <30°C

Relative Humidity: <60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

## **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

ams Datasheet Page 55
[v1-04] 2018-Jul-09 Document Feedback



# **Ordering & Contact Information**

Figure 67: Ordering Information

| Ordering<br>Code | Package    | Marking | Description                                                                                                      | Delivery Form | Delivery<br>Quantity |
|------------------|------------|---------|------------------------------------------------------------------------------------------------------------------|---------------|----------------------|
| AS72651-BLGT     | 20-pin LGA | AS7265  | Smart 6-Channel NIR Spectral_ID<br>Sensor with Electronic Shutter<br>and 18-Channel AS7265x Master<br>Capability | Tape & Reel   | 2000 pcs/reel        |
| AS72652-BLGT     | 20-pin LGA | AS7266  | Smart 6-Channel NIR Spectral_ID<br>Sensor with Electronic Shutter                                                | Tape & Reel   | 2000 pcs/reel        |
| AS72653-BLGT     | 20-pin LGA | AS7267  | Smart 6-Channel Spectral_ID Sensor with Electronic Shutter                                                       | Tape & Reel   | 2000 pcs/reel        |

#### Note(s):

- 1. The AS72651 is required for operation of either the AS72652 or AS72653.
- 2. A companion flash memory is required for functionality and should be ordered from the flash memory supplier or their authorized channels. See approved flash memory manufacturers in Figure 56. For latest update of the flash memory list contact regional FAE support.
- 3. AS72651 flash memory software is available from ams.

Buy our products or get free samples online at:

www.ams.com/Products

Technical Support is available at:

www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit:

www.ams.com/Contact

## Headquarters

ams AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0 Website: www.ams.com

Page 56

Document Feedback

[v1-04] 2018-Jul-09



# RoHS Compliant & ams Green Statement

**RoHS:** The term RoHS compliant means that ams AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

**ams Green (RoHS compliant and no Sb/Br):** ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

Important Information: The information provided in this statement represents ams AG knowledge and belief as of the date that it is provided. ams AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams AG and ams AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

ams Datasheet Page 57
[v1-04] 2018-Jul-09 Document Feedback



## **Copyrights & Disclaimer**

Copyright ams AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams AG for each application. This product is provided by ams AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams AG rendering of technical or other services.

Page 58

Document Feedback

[v1-04] 2018-Jul-09



# **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                         |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                           |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice            |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

Page 59 ams Datasheet **Document Feedback** 



# **Revision Information**

| Changes from 1-03 (2017-Oct-17) to current revision 1-04 (2018-Jul-09)           | Page |
|----------------------------------------------------------------------------------|------|
| Updated text under General Description                                           | 1    |
| Updated text under Key Benefits & Features                                       | 1    |
| Updated Figure 2 (AS7265x Chip- Set Block Diagram)                               | 3    |
| Renamed Figure 3 to "Pin Diagram of AS72651, AS72652 and AS72653 (Top View)"     | 4    |
| Updated Figure 4 (AS72651 pin description)                                       | 4    |
| Added Figure 5 (AS72652 and AS72653 pin description)                             | 5    |
| Updated text under "Absolute Maximum Ratings" (replaced AS72651 with AS7265x)    | 7    |
| Updated titles names in Figure 6,8 to AS7265x                                    | 7,10 |
| Updated title name in Figure 7 and notes under it                                | 8    |
| Updated text under Optical Characteristics                                       | 13   |
| Moved Figure "AS7265x LGA Average Field of View" under "Optical Characteristics" | 13   |
| Updated Figure 14                                                                | 13   |
| Updated Figure 16                                                                | 14   |
| Updated Figure 18                                                                | 16   |
| Updated Figure 19                                                                | 18   |
| Updated title name in figure 20 and notes under it                               | 18   |
| Updated text under AS7265x 18-Channel Spectral_ID Detector Overview              | 19   |
| Updated text under AS7265x LED_IND Controls                                      | 22   |
| Updated text under Interrupt Operation                                           | 22   |
| Updated text under Required Flash Memory                                         | 23   |
| Updated text under I <sup>2</sup> C Feature List                                 | 23   |
| Updated I <sup>2</sup> C Virtual Register Byte Write                             | 25   |
| Updated I <sup>2</sup> C Virtual Register Byte Read                              | 26   |
| Updated Figure 26                                                                | 28   |
| Updated text under Detailed Register Descriptions including Figure 27 to 51      | 31   |
| Updated text under UART Command Interface                                        | 41   |
| Added Figure 56(List of ams approved flash manufacturer)                         | 41   |
| Updated text under Figure 58                                                     | 43   |

Page 60ams DatasheetDocument Feedback[v1-04] 2018-Jul-09



| Changes from 1-03 (2017-Oct-17) to current revision 1-04 (2018-Jul-09)                                    | Page |
|-----------------------------------------------------------------------------------------------------------|------|
| Updated Figure 59 (AS7265x AT Commands) and text above it                                                 | 43   |
| Updated Figure 60 (Typical AS7265x 18-Channel Application Circuit)                                        | 48   |
| Updated text under Manufacturing Process Considerations (replaced AS72651 with AS72651, AS72652, AS72653) | 54   |
| Updated note under Figure 67                                                                              | 56   |

#### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- $2. \, Correction \, of \, typographical \, errors \, is \, not \, explicitly \, mentioned.$



#### **Content Guide**

#### 1 General Description

- 1 Key Benefits & Features
- 2 Applications
- 3 Block Diagram
- 4 Pin Assignments
- 7 Absolute Maximum Ratings

#### 8 Electrical Characteristics

10 Timing Characteristics

### 13 Typical Operating Characteristics

13 Optical Characteristics

#### 19 Detailed Description

- 19 AS7265x 18-Channel Spectral\_ID Detector Overview
- 19 Channel Data Conversion of the AS7265x Devices
- 21 RC Oscillator
- 21 Temperature Sensor
- 22 Reset
- 22 AS7265x LED\_IND Controls
- 22 Electronic Shutter with AS7265x LED\_DRV Driver Control
- 22 Interrupt Operation
- 23 Required Flash Memory
- 23 I<sup>2</sup>C Slave Interface
- 23 I<sup>2</sup>C Feature List
- 24 I<sup>2</sup>C Virtual Register Write Access
- 25 I<sup>2</sup>C Virtual Register Byte Write
- 26 I<sup>2</sup>C Virtual Register Byte Read
- 27 4-Byte Floating-Point (FP) Registers
- 28 I<sup>2</sup>C Virtual Register Set
- 31 Detailed Register Descriptions
- 39 AS72651 I2C Firmware (FW) Update Procedure
- 41 UART Command Interface
- 41 UART Feature List
- 41 Operation
- 41 Transmission
- 41 Reception
- 42 AT Command Interface
- 48 Application Information
- 49 Package Drawings & Markings
- 50 PCB Pad Layout
- 52 Mechanical Data

## 53 Soldering & Storage Information

- 53 Soldering Information
- 54 Manufacturing Process Considerations
- 54 Storage Information
- 54 Moisture Sensitivity
- 55 Rebaking Instructions

Page 62

Document Feedback

[v1-04] 2018-Jul-09



- 56 Ordering & Contact Information
- 57 RoHS Compliant & ams Green Statement
- 58 Copyrights & Disclaimer
- 59 Document Status
- **60 Revision Information**

ams Datasheet Page 63
[v1-04] 2018-Jul-09 Document Feedback